DocumentCode :
3748305
Title :
Piecewise linear-based hybrid simulation of MOS and Single-Electron circuits
Author :
Arturo Sarmiento-Reyes;Luis Hern?ndez-Mart?nez;Miguel ?ngel Guti?rrez de Anda;Francisco Javier Castro Gonz?lez
Author_Institution :
INAOE, Electronics Department, Puebla, Mexico
fYear :
2010
Firstpage :
69
Lastpage :
72
Abstract :
CMOS downscaling and recent advances in Single-Electron devices - such as Single-Electron Transistors (SET), foreseen the combination of both devices in hybrid systems. Despite the current problems in manufacturing single-electron structures, there is an increasing need for improving the design-path of these systems by tackling several aspects, among them, device modelling for hybrid simulation. This paper introduces a model for the SET that can be easily combined with MOS models for co-simulation of hybrid systems. The model constitutes a functional model for the SET in the form of an explicit piecewise linear (PWL) formulation that has been coded in a high level language which is used in the electrical simulation of several hybrid digital circuits.
Keywords :
"Integrated circuit modeling","Mathematical model","Hardware design languages","Tunneling","Logic gates","Load modeling","Linear algebra"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2010 First IEEE Latin American Symposium on
Type :
conf
DOI :
10.1109/LASCAS.2010.7410222
Filename :
7410222
Link To Document :
بازگشت