DocumentCode :
3749597
Title :
A two-stage mm-wave PA with 18.5% PAE in 65 nm CMOS
Author :
Therese Forsberg;Henrik Sj?land;Markus T?rm?nen
Author_Institution :
Department of Electrical and Information Technology, Lund University, Lund, Sweden
Volume :
1
fYear :
2015
Firstpage :
1
Lastpage :
3
Abstract :
A two-stage mm-wave power amplifier (PA) is presented. Designed in a 65 nm CMOS process, the PA employs capacitive neutralization in each stage for increased differential isolation and gain. Baluns are used for single-ended input/output signal to balanced signal conversion, and the interstage matching consists of a 2:1 transformer. With a 1.2 V supply, at 67 GHz, measurements show a gain of 16.8 dB, a 1dB-compression point (P1dB) of 8.4 dBm and a saturated output power (Psat) of 11.8dBm, with a peak power added efficiency (PAE) of 18.5 %. The PA core occupies an area of 100 um × 300 um.
Keywords :
"Power amplifiers","CMOS integrated circuits","CMOS technology","Power generation","Gain","Bandwidth","Impedance matching"
Publisher :
ieee
Conference_Titel :
Microwave Conference (APMC), 2015 Asia-Pacific
Print_ISBN :
978-1-4799-8765-8
Type :
conf
DOI :
10.1109/APMC.2015.7411664
Filename :
7411664
Link To Document :
بازگشت