DocumentCode :
3754240
Title :
A 6.16Gb/s 4.7pJ/bit/iteration LDPC decoder for IEEE 802.11ad standard in 40nm LP-CMOS
Author :
Hiroyuki Motozuka;Naoya Yosoku;Takenori Sakamoto;Takayuki Tsukizawa;Naganori Shirakata;Koji Takinami
Author_Institution :
Panasonic Corporation, Yokohama, Japan
fYear :
2015
Firstpage :
1289
Lastpage :
1292
Abstract :
This paper presents an LDPC decoder employing a column-parallel architecture that enables low-power and high-speed operation suitable for the 802.11ad standard. As compared to the conventional row-parallel architecture, the proposed architecture reduces the required memory size by 60% and also minimizes the number of pipeline stages for high throughput operation. Fabricated in 40nm LP CMOS technology, the prototype achieves high energy efficiency of 4.7pJ/bit/iteration for 6.16Gb/s while supporting all the modulation and coding schemes (MCS0 to MCS12) required for the 802.11ad single-carrier (SC) modulation.
Keywords :
"Decoding","Parity check codes","Memory management","Program processors","Standards","Clocks"
Publisher :
ieee
Conference_Titel :
Signal and Information Processing (GlobalSIP), 2015 IEEE Global Conference on
Type :
conf
DOI :
10.1109/GlobalSIP.2015.7418406
Filename :
7418406
Link To Document :
بازگشت