DocumentCode :
375536
Title :
Minimizing area/energy for low power memory design using integer linear programming
Author :
Shiue, Wen- Tsong
Author_Institution :
Syst. Level Design, Motorola Inc., Austin, TX, USA
Volume :
2
fYear :
2000
fDate :
2000
Firstpage :
984
Abstract :
In this paper we describe a multi-module, multiport memory design procedure that satisfies area and/or energy constraints, in addition to the cycle budget. We show how loop transformations can be used to derive architectures with fewer memory modules and fewer memory ports. We develop ILP-based models (to obtain optimal solutions) to determine the memory configuration for the case when (i) area has to be minimized, given the energy bound, (ii) energy has to be minimized, given the area bound
Keywords :
circuit optimisation; directed graphs; integer programming; integrated circuit design; linear programming; low-power electronics; memory architecture; storage management; ILP-based models; area constraints; area/energy minimization; array cycle table; conflict graph; cycle budget; energy constraints; extended conflict graph; integer linear programming; loop transformations; low power memory design; mapping graph; memory configuration; multi-module multiport memory design; optimal solutions; portable systems; storage bandwidth optimization problem; Bandwidth; Character generation; Costs; Energy consumption; Focusing; Integer linear programming; Measurement; Memory architecture; Multidimensional systems; System-level design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location :
Lansing, MI
Print_ISBN :
0-7803-6475-9
Type :
conf
DOI :
10.1109/MWSCAS.2000.952919
Filename :
952919
Link To Document :
بازگشت