DocumentCode
375544
Title
Interconnection length estimation at logic-level
Author
Martins, João Baptista ; Moraes, Fernando ; Reis, Ricardo
Author_Institution
DELC, Univ. Fed. de Santa Maria, Brazil
fYear
2001
fDate
2001
Firstpage
98
Lastpage
102
Abstract
Accurate and fast interconnection length estimation of CMOS circuits during the design phase is essential to evaluate placement, routing and power estimation. The goal of this work is to estimate the average interconnection length of the nets for a given circuit at the logic level. We propose a look-up-table method, taking into account three parameters available at the logic level: number of cells, number of nets and fanout of each cell. To validate the method we use an automatic layout generator, TROPIC3, which generates the circuit layout from a SPICE netlist, reporting the net lengths after synthesis. The proposed method is compared with the values obtained after layout synthesis. The difference between estimated length and real length are lower then 10%
Keywords
CMOS logic circuits; SPICE; circuit layout CAD; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; table lookup; CMOS circuits; SPICE netlist; TROPIC3; automatic layout generator; design phase; fanout; interconnection length estimation; logic level estimation; look-up-table method; net lengths; parasitic capacitances; placement; power estimation; routing; CMOS logic circuits; Capacitance; Integrated circuit interconnections; Integrated circuit synthesis; Logic circuits; Logic gates; Phase estimation; Routing; Wires; Wiring;
fLanguage
English
Publisher
ieee
Conference_Titel
Integrated Circuits and Systems Design, 2001, 14th Symposium on.
Conference_Location
Pirenopolis
Print_ISBN
0-7695-1333-6
Type
conf
DOI
10.1109/SBCCI.2001.953010
Filename
953010
Link To Document