DocumentCode :
3755712
Title :
Low power design of a word-level finite field multiplier using Reordered Normal Basis
Author :
Parham Hosseinzadeh Namin;Roberto Muscedere;Majid Ahmadi
Author_Institution :
Department of Electrical and Computer Engineering, University of Windsor, Windsor, Ontario N9B 3P4 Canada
fYear :
2015
Firstpage :
437
Lastpage :
440
Abstract :
A low power design for a finite field multiplier in F2m using Reordered Normal Basis (RNB) is presented. The main building block of the multiplier has been designed in domino logic. The basic idea is to reduce the contention between the keeper transistor and the pull-down network utilizing a new keeper control design to reduce the power dissipation. Simulation results in 65nm CMOS technology show that the proposed design offers 23.5% less power consumption compared to the previously presented design and 5% less than the static CMOS equivalent using the same basis while preserving the maximum operating speed of the dynamic design with almost no silicon area overhead.
Keywords :
"Logic gates","Transistors","Clocks","Partial discharges","CMOS integrated circuits","Threshold voltage","Simulation"
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2015 49th Asilomar Conference on
Electronic_ISBN :
1058-6393
Type :
conf
DOI :
10.1109/ACSSC.2015.7421165
Filename :
7421165
Link To Document :
بازگشت