• DocumentCode
    3756053
  • Title

    A Novel Scan Segmentation Design for Power Controllability and Reduction in At-Speed Test

  • Author

    Zhou Jiang;Dong Xiang;Kele Shen

  • Author_Institution
    Sch. of Software, Tsinghua Univ., Beijing, China
  • fYear
    2015
  • Firstpage
    7
  • Lastpage
    12
  • Abstract
    The increasing power consumption during the chip testing process has become the bottleneck of chip production and testing for micro-nano VLSI circuits. Numerous low power design-for-testability (DfT) techniques have been proposed to deal with the test power problem, and segmented scan method was shown to be an efficient solution. We propose a new power-aware scan segment architecture, which can accurately control the power of shift and capture cycles at the same time. Since enabling only a subset of scan flip-flops to capture test responses in one cycle compromises the fault coverage, we propose a new method to reduce the fault coverage loss. First, we use a more accurate notion, spoiled nodes, instead of violation edges used in previous works to analyse the ependency of flip-flops, then we use simulated annealing(SA) mechanism to find the best combination of these flip-flops while considering the clock trees´ impact. To the best of our knowledge, this is the first work to make shift and capture power in a controllable way with minimum fault coverage loss, small test-data volume and no extra hardware overhead for at-speed transition fault test. Extensive experiments have been performed on reference circuit ISCAS89 and IWLS2005 to verify the effectiveness of the proposed method.
  • Keywords
    "Circuit faults","Clocks","Switches","Testing","Logic gates","Delays","Registers"
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium (ATS), 2015 IEEE 24th Asian
  • Electronic_ISBN
    2377-5386
  • Type

    conf

  • DOI
    10.1109/ATS.2015.9
  • Filename
    7422227