DocumentCode :
3756074
Title :
A Soft Error Resilient Low Leakage SRAM Cell Design
Author :
Adithyalal P M;Shankar Balachandran;Virendra Singh
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Bombay, Mumbai, India
fYear :
2015
Firstpage :
133
Lastpage :
138
Abstract :
Semiconductor industry has been aggressively following the Moore´s Law ever since its was proposed in the late sixties in its pursuit for smaller device sizes and higher performance metrics. However, this vigorous scaling has brought in several scaling induced side effects like single event upsets into the technology regime. SRAMs are highly susceptible to such upsets since they are designed at minimum device sizes to keep the on-chip memory density high. This paper presents a novel SEU-hardened SRAM cell employing single bitline. The proposed cell is 4 times more immune than a standard 6T-SRAM cell and also achieves 68% reduction in bitline leakage.
Keywords :
"Threshold voltage","Single event upsets","MOSFET","Radiation hardening (electronics)","SRAM cells","Leakage currents"
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2015 IEEE 24th Asian
Electronic_ISBN :
2377-5386
Type :
conf
DOI :
10.1109/ATS.2015.30
Filename :
7422248
Link To Document :
بازگشت