Title :
Diagnostic Tests and Diagnosis for Delay Faults Using Path Segmentation
Author :
Tino Flenker;Andr? S?lflow;Goerschwin Fey
Author_Institution :
Inst. of Comput. Sci., Univ. of Bremen, Bremen, Germany
Abstract :
Diagnosis of integrated circuits is an arduous process. Tools are needed which aid developers locating circuit´s faulty parts faster. In this work path delay faults are considered. A simulation based diagnosis algorithm using diagnostic test patterns is introduced for locating the cause of the delay fault. Initial paths are segmented to improve the diagnosis accuracy. For each segment, additional diagnostic test patterns are generated using a solver for Boolean Satisfiability. The experimental results show that a significant improvement of the diagnostic accuracy is achievable with our approach.
Keywords :
"Logic gates","Circuit faults","Delays","Robustness","Integrated circuit modeling","Automatic test pattern generation","Wires"
Conference_Titel :
Test Symposium (ATS), 2015 IEEE 24th Asian
Electronic_ISBN :
2377-5386
DOI :
10.1109/ATS.2015.32