DocumentCode :
3756082
Title :
Fault Simulation and Test Pattern Generation for Cross-gate Defects in FinFET Circuits
Author :
Kuan-Ying Chiang;Yu-Hao Ho;Yo-Wei Chen;Cheng-Sheng Pan;James Chien-Mo Li
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2015
Firstpage :
181
Lastpage :
186
Abstract :
A FAST fault model is proposed for small delay faults induced by cross-gate defects in FinFET. FAST ATPG, fault simulation, and test selection are presented to generate and select test patterns to detect FAST faults. Experiments on large benchmark circuits show that our pattern sets have approximately 29% and 4% better FAST coverage and FAST SDQL respectively than those of commercial tool timing-unaware 1-detect pattern sets.
Keywords :
"Logic gates","Circuit faults","Automatic test pattern generation","Delays","FinFETs","Integrated circuit modeling","Layout"
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2015 IEEE 24th Asian
Electronic_ISBN :
2377-5386
Type :
conf
DOI :
10.1109/ATS.2015.38
Filename :
7422256
Link To Document :
بازگشت