Title : 
On the FPGA Dynamic Partial Reconfiguration Interference on Real-Time Systems
         
        
            Author : 
Jo?o Gabriel ;Ant?nio Augusto Fr?hlich;Arliones Hoeller
         
        
            Author_Institution : 
Software/Hardware Integration Lab., Fed. Univ. of Santa Catarina, Florianopolis, Brazil
         
        
        
        
        
            Abstract : 
This work proposes a deterministic hardware and software reconfiguration scheme capable of mitigating interference on reconfiguration execution time generated by system components performing I/O operations. The scheme decomposes the reconfiguration process into small steps such that it is preemptable, transparent, dynamic and compliant with real-time requirements. Moreover, the impact of the interference on system reconfiguration time was modeled and analyzed. Results show that using the Xilinx Zynq-7000 platform employing an ARM Cortex-A9 processor the reconfiguration time can grow up to 92% when real-time threads are performing I/O operations during hardware reconfiguration.
         
        
            Keywords : 
"Hardware","Field programmable gate arrays","Interference","Real-time systems","Operating systems","Instruction sets"
         
        
        
            Conference_Titel : 
Computing Systems Engineering (SBESC), 2015 Brazilian Symposium on
         
        
            Electronic_ISBN : 
2324-7894
         
        
        
            DOI : 
10.1109/SBESC.2015.28