Title :
An agile stored /spl Sigma//spl Delta/ sequence fractional-N synthesiser
Author :
Walkington, R. ; Brennan, P.
Author_Institution :
Dept. of Electron. & Electr. Eng., Univ. Coll. London, UK
Abstract :
The performance of /spl Sigma//spl Delta/ fractional-N frequency synthesisers has a direct relation to reference frequency. The upper limit on this reference frequency is often caused by the modulator, due to the limited speed achievable in fixed point hardware. Fixed point modulator feedback coefficients with limited precision also reduce modulator cycle length leading to unavoidable periodicity in the modulator output stream. To avoid these problems, a synthesiser has been designed which is particularly suited to burst mode systems such as DCS1800. The prototype described here stores pre-generated /spl Sigma//spl Delta/ sequences in fast memory for each required channel, allowing a ´virtual´ /spl Sigma//spl Delta/ modulator operating at 240 MHz to be implemented with a low cost FPGA and flash memory.
Keywords :
frequency synthesizers; modulators; sigma-delta modulation; 240 MHz; DCS1800; agile stored /spl Sigma//spl Delta/ sequence synthesiser; burst mode system suitability; flash memory; fractional-N synthesiser; low cost FPGA; pre-generated /spl Sigma//spl Delta/ sequences; reference frequency; sigma-delta sequence; virtual /spl Sigma//spl Delta/ modulator; Additive noise; Delta modulation; Delta-sigma modulation; Filters; Frequency conversion; Frequency synthesizers; Hardware; Pulse width modulation; Quantization; Signal synthesis;
Conference_Titel :
Microwave Symposium Digest, 2001 IEEE MTT-S International
Conference_Location :
Phoenix, AZ, USA
Print_ISBN :
0-7803-6538-0
DOI :
10.1109/MWSYM.2001.966989