DocumentCode :
3757887
Title :
Efficient implementation of the filter bank based on FPGA
Author :
Xin Li; Wenjia Li
Author_Institution :
China Academy of Information and Communication Technology, China
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
6
Abstract :
A hardware-efficient method of the poly-phase filter bank is introduced in this paper, and a filter bank with 16-fold decimation factor and 32 data paths based on the FPGA is presented. The Single-MAC FIR filters and the IFFT module based on the switch-cascade architecture are used in this design, a fact which can improve the system clock frequency and also shrink hardware logic resources greatly. The result indicated that the method is a high-efficient and the lowest cost for hardware implementation of the filter bank.
Publisher :
iet
Conference_Titel :
Information and Communications Technologies (ICT 2015), 2015 International Conference on
Print_ISBN :
978-1-84919-994-0
Type :
conf
DOI :
10.1049/cp.2015.0207
Filename :
7426005
Link To Document :
بازگشت