DocumentCode :
3760792
Title :
Design of high speed Vedic multiplier using multiplexer based adder
Author :
Saji. M. Antony;S. Sri Ranjani Prasanthi;S. Indu;Rajeshwari Pandey
Author_Institution :
ECE Department, Bharati Vidyapeeth College of Engineering, New Delhi, India
fYear :
2015
Firstpage :
448
Lastpage :
453
Abstract :
Real time applications such as controlling environmental conditions demand quick response of the processor for processing the acquired signals. Multiplier is an important feature of signal processing. Vedic Mathematics provides principles of high speed multiplication. Motivated by this, a high speed Vedic multiplier using multiplexer based adder is proposed in this paper. Proposed design is simulated using ModelSim and synthesized using Xilinx ISE 14.7. When compared with existing Vedic multipliers, proposed design shows a significant improvement in speed.
Keywords :
"Adders","Lead","Mathematical model","Delays","Logic gates","Inverters"
Publisher :
ieee
Conference_Titel :
Control Communication & Computing India (ICCC), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCC.2015.7432938
Filename :
7432938
Link To Document :
بازگشت