DocumentCode :
3761609
Title :
Implementation of Viterbi coder for text to speech synthesis
Author :
M L Padmesh;P. Sathish Kumar
Author_Institution :
Department of Electronics and Communication Engineering, Amrita Vishwa Vidhyapeetham, Bangalore Campus, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
This paper talks about designing an efficient Viterbi coder which can be used for Text to Speech synthesis (TTS). Today numerous applications uses Text to Speech synthesis (TTS) and Viterbi coder plays a key role in producing the synthesized output. Viterbi algorithm includes numerous iterations to produce the output and hence power utilization is more. We propose a technique which uses a memory access technique along with pipelined precomputation to reduce the power utilization and makes a trade off with speed. Here the overall power consumed by memory is 17 mw less than that of the power consumed by circuit used in the system.
Keywords :
"Viterbi algorithm","Decoding","Measurement","Speech","Convolutional codes","Computer architecture","Speech synthesis"
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Computing Research (ICCIC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-7848-9
Type :
conf
DOI :
10.1109/ICCIC.2015.7435659
Filename :
7435659
Link To Document :
بازگشت