Title :
Investigation of the reliability degradation of scaled SONOS memory transistors
Author :
J. Ocker;S. Slesazeck;R. Hoffmann;V. Beyer;A. Skouris;R. Srowik;S. Buschbeck;S. G?nther;T. Mikolajick
Author_Institution :
NaMLab gGmbH, Dresden, Germany
Abstract :
The polarity-dependent device degradation during AC stress of polysicilicon-oxide-nitride-oxide-silicon (SONOS) transistor poses considerable reliability challenges for scaled SONOS gate oxide thicknesses. However, the mechanism responsible for the endurance degradation has been scarcely studied so far. Especially electrons injected from the gate are supposed to be responsible for the degradation. An on-chip test circuit was developed to measure those gate currents. A clear correlation was found with retention-after-cycling experiments and interface degradation measured with the pulsed-capacitance technique. Based on the results, defect generation in the tunnel oxide was identified as the main degradation mechanism. The results are supported by electrical simulation of the transient behavior of the SONOS gate dielectric during program and erase.
Keywords :
"Logic gates","Transistors","Current measurement","Degradation","Charge carrier processes","Transient analysis","SONOS devices"
Conference_Titel :
Integrated Reliability Workshop (IIRW), 2015 IEEE International
Print_ISBN :
978-1-4673-7395-1
Electronic_ISBN :
2374-8036
DOI :
10.1109/IIRW.2015.7437058