DocumentCode :
3762360
Title :
Extraction of interface and border traps in beyond-Si devices by accounting for generation and recombination in the semiconductor
Author :
Gabriele Sereni;Luca Larcher
Author_Institution :
Department of sciences and methods for engineering, University of Modena and Reggio Emilia, Italy
fYear :
2015
Firstpage :
46
Lastpage :
51
Abstract :
In this work we will apply a novel extraction procedure to characterize interfacial states and border traps in InGaAs and Ge MOSFETs. The extraction technique, which will allow profiling the defect distributions in the (E,z) dielectric bandgap, is based on the simultaneous simulation of C-V and G-V characteristic over a wide frequency range. The impact of minority carrier generation mechanisms taking place in the semiconductor will be deeply investigated, as its impact is essential when the technique is applied to direct low-bandgap semiconductors such as InGaAs and Ge. Results will confirm that the minority carrier generation has to carefully consider to avoid overestimating the extracted defect density.
Keywords :
"Logic gates","Capacitance-voltage characteristics","Indium gallium arsenide","Dielectrics","Capacitance","Radiative recombination","Dispersion"
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop (IIRW), 2015 IEEE International
Print_ISBN :
978-1-4673-7395-1
Electronic_ISBN :
2374-8036
Type :
conf
DOI :
10.1109/IIRW.2015.7437065
Filename :
7437065
Link To Document :
بازگشت