DocumentCode :
3763793
Title :
Low power differential three transistors two memristors based RRAM cell
Author :
Ahmad Alsayyid Daoud;Ahmed Shaaban Dessouki;Sherif Mohamed Abuelenin
Author_Institution :
Port Said University, Faculty of Engineering, Port Said, Port Fouad
fYear :
2015
Firstpage :
113
Lastpage :
116
Abstract :
This paper introduces a scheme of three transistors two memristors based memory cell. The write process connects the two memristors in series and the read process connects them in parallel. It utilizes the slowness property of the OFF memristive switching. The scheme uses the differential method of a sense amplifier. The write and read circuit schematics are shown. Simulation results are provided in terms of power and time delay under the use of 45 nm MOSFETs technology and the exponential memristor model. The proposed scheme is power efficient, and it shows good compatibility with the sub-micron MOSFETs models for both write and read processes.
Keywords :
"MOSFET","Switches","Semiconductor device modeling","Delays"
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2015 IEEE International Conference on
Type :
conf
DOI :
10.1109/ICECS.2015.7440262
Filename :
7440262
Link To Document :
بازگشت