DocumentCode :
3764616
Title :
Low power FIR filter implementation on FPGA using parallel Distributed Arithmetic
Author :
Shaheen Khan;Zainul Abdin Jaffery
Author_Institution :
Department of Electrical Engineering, Jamia Millia Islamia, N. Delhi, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
The Distributed Arithmetic (DA) algorithm is extensively used for FIR filter implementation based on FPGA technology compared with the earlier used MAC (Multiply and Accumulate) architectures. DA has the feature of bit-parallel data processing which makes it faster in speed and it also provide an efficient architecture in terms of power consumption and size of the system. In this brief, an architecture using parallel DA is proposed for the implementation of a 16th order low pass FIR filter on FPGA. Simulation is done using ISIM which is integrated tool in ISE Design Suite 14.5 and the design is implemented on the Xilinx Spartan-6 (device: xc6slx4-3tqg144) FPGA chip. In the proposed architecture, the pipelining is used to increase the maximum frequency of the FIR filter.
Keywords :
"Finite impulse response filters","Table lookup","Field programmable gate arrays","Algorithm design and analysis","Clocks"
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2015 Annual IEEE
Electronic_ISBN :
2325-9418
Type :
conf
DOI :
10.1109/INDICON.2015.7443314
Filename :
7443314
Link To Document :
بازگشت