Title :
Design of power optimal, low phase noise three stage Current Starved VCO
Author :
Ashish Mishra;Gaurav Kumar Sharma
Author_Institution :
E.C.E. Department, S.R.M.G.P.C., Lucknow, India
Abstract :
This paper presents a method for designing of low power dissipation, low phase noise and high oscillation frequency based three stage Current Starved VCO (CS-VCO). In this design approach, 3-inverter stages are cascaded to achieve an optimal power dissipation of (7.48508 mW) for fundamental frequency of (3.9955 GHz). The simulation results depict that such VCO has linear voltage-frequency characteristics over a wide tuning range. The circuit performance is validated using 0.18μm CMOS technology. The analysis also shows that for 3-stage CS-VCO, the phase noise is -80.17dbc/Hz @1MHz offset frequency and -105.31dbc/Hz @10MHz offset frequency.
Keywords :
"Voltage-controlled oscillators","Power dissipation","Phase noise","CMOS integrated circuits","Inverters","Phase locked loops"
Conference_Titel :
India Conference (INDICON), 2015 Annual IEEE
Electronic_ISBN :
2325-9418
DOI :
10.1109/INDICON.2015.7443417