Title :
Performance evaluation of various parameters of Network-on-Chip (NoC) for different topologies
Author :
Abdul Quaiyum Ansari;Mohammad Rashid Ansari;Mohammad Ayoub Khan
Author_Institution :
Department of Electrical Engineering, Faculty of Engineering and Technology, Jamia Millia Islamia, New Delhi, India
Abstract :
Network-on-Chip (NoC) is a promising approach for reducing the communication bottleneck of multicore System-on-Chip (SoC). As the number of cores are increasing on SoC due to high performance demand of the consumer electronics and processing systems like servers, the low power and low latency NoC is required. Topologies are one of the most important part of a NoC design, with considering the performance parameter as a constraint. The important parameters of networks are latency, throughput, injection rate and hop counts etc. In this paper most popular topologies performance like mesh, torus, c-mesh, fattree, are evaluated based on the above mentioned parameters. The comparative evaluation of topologies will help to explore and understand various topologies in detail which will be helpful in further developing new topologies for NoC. Booksim 2.0 simulator is used for simulation results which are given in detail.
Keywords :
"Jamming","Network topology","Topology"
Conference_Titel :
India Conference (INDICON), 2015 Annual IEEE
Electronic_ISBN :
2325-9418
DOI :
10.1109/INDICON.2015.7443762