DocumentCode :
3766788
Title :
A scalable bootloader and debugger design for an NoC-based multi-processor SoC
Author :
Dicky Hartono;M. S. Ng;Z. N. Lim;S. W. Lee;V. V. Yap;C. M. Tang
Author_Institution :
Suzhou Galaxy Camphol Technology (SZGC), Shanghai, PRC
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents bootloader and debugger architectures that are designed for an NoC-based Multiprocessor System On-Chip (MPSoC). An MPSoC demands scalable bootloader and debugger architectures, especially with the increasing of the number of the processor cores. The proposed bootloader and debugger designs utilize the NoC interconnect network to distribute data to and from the cores. With this design approach, the bootloader and debugger require relatively small hardware overhead and are able to fully utilize the benefit of the NoC architecture´s scalability.
Keywords :
"Computer architecture","Hardware","Software","Flash memories","Digital signal processing","Integrated circuit interconnections","Loading"
Publisher :
ieee
Conference_Titel :
New Media (CONMEDIA), 2015 3rd International Conference on
Type :
conf
DOI :
10.1109/CONMEDIA.2015.7449150
Filename :
7449150
Link To Document :
بازگشت