DocumentCode :
3767000
Title :
Design of a low power 0.25 ?m CMOS comparator for sigma-delta Analog-to-Digital Converter
Author :
Nurul Iffah Mohamad Azizi;Siti Hawa Ruslan
Author_Institution :
Faculty of Electrical and Electronic Engineering, Universiti Tun Hussein Onn Malaysia, 86400 Parit Raja, Batu Pahat, Johor, Malaysia
fYear :
2015
Firstpage :
638
Lastpage :
642
Abstract :
A CMOS comparator using dynamic latch, suitable for high-speed Analog-to-Digital Converter (ADC) with high speed and low power dissipation is presented. The design is intended to be implemented in Sigma-delta ADC. This circuit combines the good features of the resistive dividing comparator and the differential current sensing comparator. The design has been carried out in Tanner EDA tools, the schematic simulation is done using Schematic Editor (S-Edit) and layout simulation of the design is verified using Layout Editor (L-Edit) using 0.25μm CMOS technology. Simulation results are done with supply voltages of 1.6V, 1.8V and 2.0V respectively. It is found that the power is least dissipated in 1.6V which is 0.7899 mW, but it has the longest propagation delay of 0.715 ns. In contrast, the 2.0V supply produced 1.471 mW and a shorter delay of 0.550 ns.
Keywords :
"Power supplies","Power dissipation","Latches","Propagation delay","CMOS integrated circuits","Delays","Layout"
Publisher :
ieee
Conference_Titel :
Research and Development (SCOReD), 2015 IEEE Student Conference on
Type :
conf
DOI :
10.1109/SCORED.2015.7449416
Filename :
7449416
Link To Document :
بازگشت