• DocumentCode
    3767192
  • Title

    Design of low power CMOS low noise amplifier using current reuse technique

  • Author

    Hardik Sathwara;Kehul Shah

  • Author_Institution
    Dept. of E&C, Sankalchand Patel College of Engineering, Visnagar, Gujarat (India)
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    This paper presents a new LNA architecture comprise current reuse topology. The design is carried out in BSNIM3 180 nm CMOS technology. The proposed LNA consumes less power of 12.49 mW as compared to other existing architectures, while providing better gain (16.78 dB) and low NF i.e. less than 5 dB over the frequency range of 3 to 10 GHz. The design offers power gain (S21) of 7.5 dB and input return loss (S11) of -14 dB. All simulations are performed by using EDA Tanner T-Spice and ADS 2011.10 tools.
  • Keywords
    "Noise figure","Gain","Receivers","Transistors","Mathematical model","Topology"
  • Publisher
    ieee
  • Conference_Titel
    Engineering (NUiCONE), 2015 5th Nirma University International Conference on
  • Type

    conf

  • DOI
    10.1109/NUICONE.2015.7449628
  • Filename
    7449628