DocumentCode :
3767392
Title :
Radiation hardened high resolution timing generator
Author :
S. Balaji;S. Ramasamy
Author_Institution :
Department of ECE, Loyola-ICAM College of Engineering and Technology, Tamilnadu, India
fYear :
2015
Firstpage :
110
Lastpage :
113
Abstract :
A high resolution timing generator is used as a building block for Time to Digital Converters (TDC) and clock alignment functions. The timing generator is implemented using digital Delay-Locked Loop (DLL). As DLLs are vulnerable to single event effects, the propagation of single-event transients (SETs) single event transients (SETs) is a significant reliability challenge for DLL. The errors signatures following an ion strike in Voltage-Controlled Delay Line (VCDL) can be mitigated using the dual controlled differential delay circuit in combination with sensitive node active charge cancellation (SNACC) for biasing circuit of VCDL. The dual controlled differential delay circuit based VCDL has faster locking with reduced duty cycle error.
Keywords :
"Generators","Delays","Handheld computers","CMOS process","CMOS integrated circuits"
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2015 IEEE Asia Pacific Conference on Postgraduate Research in
Electronic_ISBN :
2159-2160
Type :
conf
DOI :
10.1109/PrimeAsia.2015.7450480
Filename :
7450480
Link To Document :
بازگشت