DocumentCode :
3768189
Title :
Study of approximate compressors for multiplication using FPGA
Author :
Jaymin Mody;Rutuja Lawand;R Priyanka;S Sivanantham;K Sivasankaran
Author_Institution :
School of Electronics Engineering, VIT University, Vellore, India
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Multiplication is an integral part of most of the signal processing applications. Most of the multipliers require large space, consume more power and are the main source of delay in computer arithmetic. Approximate multiplication is extensively used in applications such as multimedia and image processing, which require higher speed and can tolerate some error and imprecision. We are studying accurate compressor and two approximate compressors for Dadda multiplier. We are comparing the hardware complexity of designs, critical path delay, and error rate and power consumption for the three designs.
Keywords :
"Adders","Compressors","Delays","Power demand","Hardware","Complexity theory","Logic gates"
Publisher :
ieee
Conference_Titel :
Green Engineering and Technologies (IC-GET), 2015 Online International Conference on
Type :
conf
DOI :
10.1109/GET.2015.7453816
Filename :
7453816
Link To Document :
بازگشت