DocumentCode :
3768220
Title :
Protection of memory using code redundancies a survey
Author :
K. Preethi;T. Karthik
Author_Institution :
Karpagam College of Engineering, Coimbatore, India
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
The issue of soft errors is an important emerging concern in the design and implementation of microprocessors. It is necessary to protect memory cells using Error Detection and error correction (ECC) codes such as hamming codes, Parity Matrix codes, Reed-Solomon codes, Punctured difference set (PDS) codes, LDPC codes and so on. The main problem is that they require complex architecture, higher delay overhead and more redundant bits. In this paper, a survey of such codes and their issues are presented. This paper is based on Decimal matrix code (DMC) with Encoder Reuse Technique (ERT) used to minimize area overhead.
Keywords :
"Decoding","Parity check codes","Encoding","Reed-Solomon codes","Delays","Circuit faults"
Publisher :
ieee
Conference_Titel :
Green Engineering and Technologies (IC-GET), 2015 Online International Conference on
Type :
conf
DOI :
10.1109/GET.2015.7453847
Filename :
7453847
Link To Document :
بازگشت