Title :
Implementation of 10bit SerDes for Gigabit Ethernet PHY
Author :
Smrutilekha Samanta;Ananya Dastidar
Author_Institution :
Dept. of Electronics and Communication Engg., Center for Advanced Post Graduate Studies, BPUT, Odisha, Rourkela
Abstract :
Serializer/Deserializer (SerDes) is a pair of functional block which play a vital role in many electronic devices used for high speed communication. The basic SerDes function is made up of two functional blocks: the Parallel In Serial Out (PISO) block and the Serial In Parallel Out (SIPO) block. An efficient SerDes offer high speed and low power consumption. In this paper an attempt is made to optimize the design for high speed and low power SerDes for wideband communication such as Ethernet applications. The power consumption and data transfer rate of the proposed design was calculated to be 737 mWand 25Gb/s respectively.
Keywords :
"Layout","Shift registers","Power demand","Timing","Clocks","Multiplexing","Logic gates"
Conference_Titel :
Man and Machine Interfacing (MAMI), 2015 International Conference on
DOI :
10.1109/MAMI.2015.7456601