DocumentCode :
3769887
Title :
VHDL implementation of Discrete Hartley Transform using Urdhwa multiplier
Author :
Shirali Parsai;Swapnil Jain;Jyoti Dangi
Author_Institution :
Dept. of Electronics & Comm. Eng., NRI Inst. of Information Science and Technology, Bhopal
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Discrete Hartley Transform (DHT) is one of the transform used for converting data in time domain into frequency domain using only real values. DHT can be used for highly modular and parallel processing of data in VLSI applications. We have proposed a new algorithm for calculating DHT of length 2N, where N=3 and 4. We have implemented multiplier as an improvement in place of simple multiplication used in conventional DHT. This paper gives a comparison between conventional DHT algorithm and proposed DHT algorithm in terms of delays and area.
Keywords :
"Compressors","Adders","Transforms","Logic gates","DH-HEMTs","Delays","Digital signal processing"
Publisher :
ieee
Conference_Titel :
Bombay Section Symposium (IBSS), 2015 IEEE
Type :
conf
DOI :
10.1109/IBSS.2015.7456665
Filename :
7456665
Link To Document :
بازگشت