Title :
Clock skew reduction for stacked chips using multiple source buffers
Author :
Nanako Niioka;Masashi Imai;Masa-aki Fukase;Yuuki Miura;Kaoru Furumi;Atsushi Kurokawa
Author_Institution :
Hirosaki University, Japan
Abstract :
In this paper, we propose a method to reduce clock skew among stacked chips by a clock distribution network with multiple source buffers (MSB CDN). The propagation delays to all chips that need a clock signal are tuned only in the chip with a clock source. The adjustment is done in accordance with the size and number of buffers. Receivers in the same conditions are placed on the other chips. The output signals of the receivers are subjected to waveform shaping. In this way, the delays and slews are unified. The proposed method has the advantage that all the chips except for the chip with a clock source can be designed by using a conventional method such as buffered clock tree synthesis (CTS). The experimental results demonstrate that the proposed method can reduce clock skew.
Keywords :
"Clocks","Three-dimensional displays","Delays","Receivers","Through-silicon vias","Inverters","Integrated circuit interconnections"
Conference_Titel :
Communications and Information Technologies (ISCIT), 2015 15th International Symposium on
DOI :
10.1109/ISCIT.2015.7458373