DocumentCode :
3770746
Title :
Design of optimized reversible multiplier for high speed DSP application
Author :
A N Nagamani;H Vishnu Prasad;Rajendra S Hathwar;Vinod K Agrawal
Author_Institution :
Department of ECE, PES Institute of Technology, Bengaluru, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
Multipliers are the basic building blocks of a micro-controller. The speed of the multiplier determines the performance of a micro-controller. A high speed processor depends greatly on the multiplier as it is one of the key hardware blocks in most digital signal processing systems as well as in general processors. Vedic mathematics is one such promising solution for increasing the speed of the multiplier. Further, implementing this in reversible logic results in power reduction. The reversible Urdhva Tiryakbhayam Vedic multiplier is one such multiplier which is effective both in terms of speed and power. In this paper we aim to enhance the performance of the multiplier by selectively decreasing the cost, garbage outputs and delay. This paper proposes an optimized design of a high speed multiplier using the techniques of vedic mathematics.
Keywords :
"Logic gates","Delays","Quantum computing","Adders","Algorithm design and analysis","Logic circuits"
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing (ICICS), 2015 10th International Conference on
Type :
conf
DOI :
10.1109/ICICS.2015.7459869
Filename :
7459869
Link To Document :
بازگشت