Title :
A Hybrid Loop Two-Point Modulator Without DCO Nonlinearity Calibration by Utilizing 1 Bit High-Pass Modulation
Author :
Ni Xu ; Woogeun Rhee ; Zhihua Wang
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
This paper presents a two-point modulator architecture which is immune to the nonlinear effect of the digitally-controlled oscillator (DCO). By utilizing a 1 bit ΔΣ modulation with embedded finite-impulse response (FIR) filtering the high-pass modulation path does not suffer from the DCO gain nonlinearity, thus requiring absolute gain calibration only. The digital FIR filter in the high-pass modulation path not only suppresses quantization noise but also reduces noise coupling with time-interleaved switching of partitioned capacitors. A hybrid FIR filtering method is also employed for the low-pass modulation path to enhance the linearity of the fractional-N phase-locked loop (PLL). A 1.8 GHz two-point modulator based on a semi-digital PLL is implemented in 65 nm CMOS consuming 6.9 mW from a 1 V supply. At the divide-by-2 output frequency of 913.2 MHz, the error-vector magnitude (EVM) values of 1.79% and 1.63% are achieved with 1.08 Mb/s and 270 kb/s GMSK modulation respectively. When the 1.08 Mb/s GFSK modulation is performed with the same PLL parameters, the EVM value of 1.96% is achieved.
Keywords :
CMOS digital integrated circuits; FIR filters; delta-sigma modulation; digital phase locked loops; frequency shift keying; ΔΣ modulation; CMOS process; GMSK modulation; bit high-pass modulation; bit rate 1.08 Mbit/s; bit rate 270 kbit/s; divide-by-2 output frequency; embedded finite-impulse response filtering; error-vector magnitude; fractional-N phase-locked loop; frequency 1.8 GHz; frequency 913.2 MHz; high-pass modulation path; hybrid digital FIR filtering method; hybrid loop two-point modulator architecture; low-pass modulation path; noise coupling reduction; nonlinear effect; partitioned capacitors; power 6.9 mW; quantization noise suppression; semidigital PLL; size 65 nm; time-interleaved switching; voltage 1 V; word length 1 bit; Calibration; Finite impulse response filters; Frequency modulation; Noise; Phase locked loops; Quantization (signal); 1 bit modulation; ADPLL; DCO nonlinearity; TDC-less; fractional-N PLL; hybrid FIR filtering; phase modulator; semi-digital PLL; two-point modulation;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2345021