DocumentCode :
377162
Title :
Applying the adder inverting property in the design of cost-efficient reconfigurable logic
Author :
Leijten-Nowak, Katarzyna ; Van Meerbergen, Jef L.
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
Volume :
1
fYear :
2001
fDate :
2001
Firstpage :
434
Abstract :
Cost-efficiency (area, performance, power) is the key issue in the design of embedded systems. To satisfy this constraint, the intrinsic cost penalty of embedded reconfigurable logic (eRL) must be reduced. This paper proposes a novel multi-output LUT with four inputs and two outputs (4/2-LUT) which uses the adder inverting property to reach this goal. A logic block of the eRL architecture in which this technique is applied allows the cost-efficient implementation of random logic, datapath functions and small distributed memories
Keywords :
adders; digital arithmetic; field programmable gate arrays; logic design; network routing; redundancy; table lookup; FPGAs; LUT-based implementation; adder inverting property; arithmetic functions; cost-efficient implementation; cost-efficient reconfigurable logic; datapath functions; distributed memories; embedded reconfigurable logic; embedded systems; logic block; multi-output LUT; random logic; reconfigurable logic design; redundancy reduction; Arithmetic; Buffer storage; Computer architecture; Costs; Laboratories; Power dissipation; Power system interconnection; Process design; Reconfigurable logic; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. MWSCAS 2001. Proceedings of the 44th IEEE 2001 Midwest Symposium on
Conference_Location :
Dayton, OH
Print_ISBN :
0-7803-7150-X
Type :
conf
DOI :
10.1109/MWSCAS.2001.986205
Filename :
986205
Link To Document :
بازگشت