DocumentCode :
3773440
Title :
An Evaluation Approach on SET Pulse Width
Author :
Zaijin Wang;Wanting Zhou
Author_Institution :
Res. Inst. of Electron. Sci. &
Volume :
1
fYear :
2015
Firstpage :
141
Lastpage :
144
Abstract :
In this paper, analysis of SET pulse effects on circuits have been carried on, and an evaluation model is proposed. This model allows us to calculate a node´s SET pulse width, as a function of the collected charge and the gates´ sizes composing the driving and fan-out logic. A SET simulation is taken with 130nm CMOS process and the result demonstrates the maximal error rate between the measure results by using HSPICE simulation and the calculating results by using this model is almost 6.89%. This developed approach avoids time-costly electrical level simulation under a given technology and power supply, thus implementing great efficiency and speed.
Keywords :
"Integrated circuit modeling","Logic gates","Mathematical model","Semiconductor device modeling","Inverters","Capacitance","Transistors"
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Design (ISCID), 2015 8th International Symposium on
Print_ISBN :
978-1-4673-9586-1
Type :
conf
DOI :
10.1109/ISCID.2015.59
Filename :
7468918
Link To Document :
بازگشت