DocumentCode :
3776099
Title :
Optimized designs of reversible fault tolerant BCD adder and fault tolerant reversible carry skip BCD adder
Author :
Avishek Bose;Hafiz Md. Hasan Babu
Author_Institution :
Department of Computer Science and Engineering, University of Dhaka, Dhaka-1000, Bangladesh
fYear :
2015
Firstpage :
202
Lastpage :
207
Abstract :
In recent years, reversible logic has become one of the most important areas of researches because of its applications in several technologies; such as low-power CMOS, Nano-computing and optical computing. In this paper, we have presented designs of a compact and efficient fault tolerant reversible Binary Coded Decimal (BCD) adder as well as a fault tolerant reversible Carry Skip BCD adder. We have proposed new reversible fault tolerant gates and heuristic algorithms to design compact BCD Adders. The proposed reversible fault tolerant BCD adder achieves the improvement as reducing cost of 23.07% on the number of gates, 52.67% on quantum cost, 31.03% on garbage outputs, 29.16% on the number of constant inputs and 23.07% on unit delay over the existing best one. Similarly, the proposed reversible fault tolerant carry skip BCD adder achieves the improvement as reducing cost of 34.72% on the number of gates, 43.24% on quantum cost, 37.5% on garbage outputs, 37.14% on the number of constant inputs and 34.72% on unit delay over the existing best one.
Keywords :
"Logic gates","Fault tolerance","Fault tolerant systems","Adders","Circuit faults","Quantum computing","Delays"
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (ICCIT), 2015 18th International Conference on
Type :
conf
DOI :
10.1109/ICCITechn.2015.7488068
Filename :
7488068
Link To Document :
بازگشت