DocumentCode :
3776567
Title :
Design and implementation of energy efficient vedic multiplier using FPGA
Author :
Hemangi P. Patil;S. D. Sawant
Author_Institution :
E&TC Department, NBN Singhgad School of Engineering, Pune, India
fYear :
2015
Firstpage :
206
Lastpage :
210
Abstract :
The performance of the DSP applications mainly depends on the multiplier, because the multiplication requires more iterations, long time and large area of the system than other computations. Hence to improve the performance of the system it is required to have high speed and low power consumption multiplier. In this paper we proposed the comparative study of two different algorithms, first one is the conventional method called as "Booth Multiplier" and other is the vedic method "Nikhilam Navatascaram Dasatah" using reversible logic gates. Both the multipliers are designed and implemented by using Xilinx 13.2 ISE simulator. Comparative results of both the multipliers are analyzed in terms of delay, area and power consumption.
Keywords :
"Logic gates","Algorithm design and analysis","Signal processing algorithms","Delays","Adders","Power demand"
Publisher :
ieee
Conference_Titel :
Information Processing (ICIP), 2015 International Conference on
Type :
conf
DOI :
10.1109/INFOP.2015.7489379
Filename :
7489379
Link To Document :
بازگشت