DocumentCode :
3776717
Title :
RTL design of reconfigurable multiplier
Author :
Deepika;Nidhi Goel
Author_Institution :
Department of Electronics and Communication, IGDTUW, New Delhi, India
fYear :
2015
Firstpage :
24
Lastpage :
28
Abstract :
Multiplier is a fundamental unit of digital system and signal processing. A Booth multiplier using state machine has been designed and modeled for n bit multiplication. Functional verification of the design by RTL simulation for 8 bit, 16 bit, 32 bit and 128 bit using Model Sim has been shown. Synthesis has been performed for 16 bit, 32 bit and 128 bit using Xilinx. We have achieved 302.5 MHz as maximum operating frequency for 16 bit multiplication. The proposed Booth multiplier is efficient in terms of speed and area.
Keywords :
"Conferences","Delays","Adders","Computational modeling","Digital signal processing","Table lookup"
Publisher :
ieee
Conference_Titel :
Soft Computing Techniques and Implementations (ICSCTI), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICSCTI.2015.7489532
Filename :
7489532
Link To Document :
بازگشت