DocumentCode :
3777370
Title :
Optimization of coarse-grained reconfigurable processor based on dynamic decompression of configuration contexts
Author :
Cheng Ji; Dongming Zhang; Yu Gong; Bo Liu
Author_Institution :
Research Institute of Application Specific Integrated Circuit, Wuxi 214135, China
Volume :
1
fYear :
2015
Firstpage :
808
Lastpage :
811
Abstract :
Coarse-grained Reconfigurable Architecture (CGRA) has been considered to be efficient for radar applications due to the performance and flexibility that it can provide. However, it has a crucial problem on cache memory that storing the large configuration contexts increases the silicon area and power consumption. This paper proposes a configuration compression and decompression approach based on dynamic pattern matching to solve the configuration problem for CGRA. The proposed compression and decompression approach can efficiently reduce the redundancies in the contexts, and keep the decompression time in 3 cycles. With comparison to SIMD and dictionary compression methods, the proposed compression approach can reduce context size by over 60%, which is much higher than SIMD. Besides, the performance of the proposed de-compressor is 1.7 times higher than the SIMD method and 2.7 times higher than the dictionary method. The proposed configuration compression and decompression approach is realized at the Register Transfer Level (RTL) with Verilog HDL and synthesized using Synopsys Design Compiler with SMIC 40nm CMOS technology on 500MHz frequency.
Keywords :
"Context","Pattern matching","Reconfigurable architectures","Redundancy","Encoding","Very large scale integration","Dictionaries"
Publisher :
ieee
Conference_Titel :
Computer Science and Network Technology (ICCSNT), 2015 4th International Conference on
Type :
conf
DOI :
10.1109/ICCSNT.2015.7490864
Filename :
7490864
Link To Document :
بازگشت