Title :
Fully delay and multiple stuck-at faults testable FSM design
Author :
A. Matrosova;V. Andreeva;V. Tomkov
Author_Institution :
Department of Applied Mathematics and Cybernetics, Tomsk State University, Tomsk, Russia
Abstract :
Development of nanometer technologies increases demands to logical circuit testability. It is not enough to test stuck-at faults at gate poles of a circuit it is necessary to test multiple stuck-at faults at gate poles along with delay faults of a logical circuit. In this paper we show that it is possible to derive the sequential circuit from a transition table of a finite state machine (FSM) which has the short test detecting all multiple stuck-at faults at the gate poles of the sequential circuit, and a delay of each circuit path is detectable. Some structural and test simplifications are suggested.
Keywords :
"Circuit faults","Logic gates","Delays","Boolean functions","Robustness","Sequential circuits","Automata"
Conference_Titel :
East-West Design & Test Symposium (EWDTS), 2015 IEEE
DOI :
10.1109/EWDTS.2015.7493105