Title :
Design of FIR filter with high level synthesis
Author :
Liu Hanbo; Wang Shaojun; Zhang Yigang
Author_Institution :
Automatic Test and Control Institute, Harbin Institute of Technology, 2A Building, 150080, China
fDate :
7/1/2015 12:00:00 AM
Abstract :
In digital signal processing area, Field Programmable Gate Array (FPGA) is becoming the ideal platform of Finite Impulse Response (FIR) filter design with its excellent features. However, traditional development method is difficult and costs a lot of manpower and time. In this paper, we accomplish the FIR digital filter design with high-level synthesis method, using VIVADO HLS, DSP Builder and LabVIEW FPGA. On this basis, we state characteristics, advantages and disadvantages of HLS development tools and analysis advantages of high-level synthesis design according to the design results.
Keywords :
"Finite impulse response filters","MATLAB","Field programmable gate arrays","Reliability","Attenuation","Table lookup","Digital signal processing"
Conference_Titel :
Electronic Measurement & Instruments (ICEMI), 2015 12th IEEE International Conference on
DOI :
10.1109/ICEMI.2015.7494386