DocumentCode :
3778745
Title :
Analysis of various full-adder circuits in cadence
Author :
Manjunath K M; Abdul Lateef Haroon P S;Amarappa Pagi; Ulaganathan J
Author_Institution :
Dept of ECE, RYMEC, Bellary - 583104, Karnataka, India
fYear :
2015
Firstpage :
90
Lastpage :
97
Abstract :
The Adder is the important part in any processor/controller design. Till date there are a plenty of 1-bit full-adder circuits which have been proposed and designed. In this paper we have a analytic and comparative description of various full adder circuits, considering various constraints like power consumption, speed of operation and area. The circuits are designed in the virtuoso platform, using cadence tool with the available GPDK - 45nm kit. The Fulladder circuits with the most 28 transistor to the one with only 6 transistors are successfully designed, simulated and compared for various parameters like power consumption, speed of operation(delay) and area (transistor count), and finally concluded the best designs, that suite for the particular specifications.
Keywords :
"Adders","Transistors","Logic gates","Power demand","Delays","CMOS integrated circuits","Computer science"
Publisher :
ieee
Conference_Titel :
Emerging Research in Electronics, Computer Science and Technology (ICERECT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ERECT.2015.7498994
Filename :
7498994
Link To Document :
بازگشت