DocumentCode :
3781143
Title :
High-speed object detection based on a hierarchical parallel vision chip
Author :
Zhongxing Zhang;Jie Yang;Honglong Li;Liyuan Liu;Jian Liu;Nanjian Wu
Author_Institution :
State Key Laboratory for Superlattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing, 100083, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes a high-speed object detection system based on a hierarchical parallel vision chip. In architecture, the vision chip architecture mainly contains three hierarchical processors: a pixel-parallel processing element (PE) array, a patch-parallel patch processing unit (PPU) array and a dual-core microprocessor (MPU). The three processors can perform low-level, mid-level and high-level image processing, respectively. In algorithms, the state-of-the-art feature operators: local binary pattern (LBP) and histogram of orientation gradient (HOG), and the efficient classifier AdaBoost are employed on the parallel vision chip. Experimental results demonstrate that the proposed system enhance the performance of object detection significantly. The object detection for a 128×128 resolution image can be achieved in less than 0.1ms on the proposed system.
Keywords :
"Histograms","Object detection","Face","Program processors","Feature extraction","Classification algorithms"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7516876
Filename :
7516876
Link To Document :
بازگشت