DocumentCode :
3781188
Title :
Full-digital high throughput design of adaptive decision feedback equalizers using coefficient-lookahead
Author :
Wen-Quan He;Yu-Chun Lin;Jui-Yi Hung;Shyh-Jye Jou
Author_Institution :
Department of Electronics Engineering, National Chiao Tung University, Hsinchu, 300, Taiwan
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes a novel full-digital architecture of adaptive decision feedback equalizer (ADFE) for wireline 2-level pulse amplitude modulation (2-PAM) systems. It is well known that the feedback loop in DFE limits the greatest achievable speed. The proposed scheme begins by deriving coefficient-lookahead concept based on a reasonable assumption, whereupon a preliminary architecture can be implemented using the formula derived. Furthermore, according to channel characteristics, the formula derived can be simplified to break the feedback loop. Finally, the architecture can be easily pipelined and processed in parallel to achieve high throughput rate. Thus, the proposed design is a high speed design with parallel and pipeline architecture. This paper used a TSMC 40 nm CMOS process to fabricate the proposed design with a build-in self-test (BIST) circuit. The measured results show that the throughput rate is up to 16 Gbps.
Keywords :
"Noise measurement","Field-flow fractionation","Niobium","Computer architecture","Feedback loop","Throughput","Decision feedback equalizers"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7516932
Filename :
7516932
Link To Document :
بازگشت