DocumentCode :
3781191
Title :
A 100MS/s 5bit fully digital flash ADC with standard cells
Author :
Xue Xiangyan;Zhou Xuerong;Ye Fan;Ren Junyan
Author_Institution :
State Key Laboratory of ASIC and Systems, Fudan University, Shanghai 200433, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A 5bit fully digital Flash ADC is presented. It´s featured with time delay comparators with embedded differential reference. In this design, differential input analog signals are converted to time delays by a pair of voltage to time converters and the two delay signals are eventually latched to acquire corresponding digital code. No reference from outside is needed. By using standard cells from the digital library, this flash ADC is improved a lot in power, area and design complexity compared to conventional mixed signal ADC. It consumes 587μW and achieves an SFDR of 37.9dB, SNDR of 29.1dB under sampling rate of 100MS/s by post simulation, with a FOM of 240fJ/conversion-step.
Keywords :
"Clocks","Delays","Latches","Capacitors","Logic gates","Delay effects","Libraries"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7516936
Filename :
7516936
Link To Document :
بازگشت