Title :
A 2-V 40-MS/s 14-bit pipelined ADC for CMOS image sensor
Author :
Teng Chen;Leli Peng;Haibin Li;Ning Ding;Cheng Ma;Yuchun Chang
Author_Institution :
State Key Laboratory on Integrated Optoelectronics, College of Electronic Science and Engineering, Jilin University, Changchun, 130012, China
Abstract :
The paper describes the implementation of a 40-MS/s 14-bit pipelined analog-to-digital converter (ADC) for CMOS image sensors in 0.18μm CMOS technology. The pipeline architecture consists of a series of 2.5bit stages, one stage 2-bit flash ADC and time align & digital error correction circuit. The ADC design is provided with a differential input voltage range of ±1V, 3.3 V power supply, and a total power dissipation of 100mW in typical case. The ADC achieves a SNDR of 82.4dB and ENOB of 12.6bits at 40MHz sample rate with a sine wave input of 17 MHz frequency. The entire ADC chip occupies 2.5mm×0.9mm area. The ADC in this design meets the requirement of CMOS image sensors well.
Keywords :
"Clocks","Latches","Delays","CMOS integrated circuits","CMOS technology","Switches","CMOS image sensors"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7516940