Title :
An enhanced built-in self-repair technique for yield and reliability improvement of embedded memories
Author :
Shyue-Kung Lu;Hao-Wei Lin;Masaki Hashizume
Author_Institution :
Dept. Electrical Engineering, National Taiwan University of Science and Technology, Taipei, Taiwan
Abstract :
Instead of using hardware redundancy and information redundancy for the repair of permanent faults and soft errors, respectively. We try to use the error detection/correction (EDAC) codes for correcting both faults. However, this is not suitable for a codeword containing multiple faulty bits. Fortunately, we propose the fault scrambling technique to distribute faulty bits into different codewords such that the number of faulty cells in each codeword is below the protection capability of the adopted EDAC code. However, it is inevitable to seek for efficient algorithm for the evaluation of control words to steer the scrambling of faults. Therefore, a heuristic scrambling analysis algorithm suitable for built-in implementation is proposed. A simulator is developed to evaluate the hardware overhead and repair rate. According to experimental results, the repair rate can be improved significantly with negligible hardware overhead.
Keywords :
"Circuit faults","Hardware","Maintenance engineering","Algorithm design and analysis","Decoding","Redundancy","Built-in self-test"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7516979