Title :
Power supply noise and its reduction in at-speed scan testing
Author_Institution :
Department of Computer Systems and Engineering, Kyushu Institute of Technology, Kawazu 680-4, Iizuka, 820-8502, Japan
Abstract :
Scan testing tends to cause excessive switching activity in an LSI circuit, incurring significant power supply noise with severe impact on its timing. This may lead to over-test or under-test, resulting in test yield loss or low test quality. This paper describes the issue of power supply noise in at-speed scan testing, introduces typical techniques for its reduction, and discusses some important future research topics.
Keywords :
"Switches","Clocks","Power supplies","Testing","Delays","Switching circuits","Flip-flops"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7516980