Title :
Parallel implementation of AES on 2.5D multicore platform with hardware and software co-design
Author :
Jielin Wang;Weizhen Wang;Jianwei Yang;Zhiyi Yu;Jun Han;Xiaoyang Zeng
Author_Institution :
State Key Laboratory of ASIC & System, Fudan University, Shanghai 201203, China
Abstract :
Advanced Encryption Standard (AES) plays an important role in modern cryptographic applications. High performance implementation of AES are required for many application scenarios. Parallelization techniques are popular in recent years to improve the performance. In this paper we propose two parallel AES schemes, one is full software implementation and another is software implementation with hardware accelerator. These schemes are implemented on two 4-core clusters with shared memory architecture. The experimental results show that our parallel schemes have a good performance compared with related works and speedup for two schemes achieves 4.92 and 9.78, respectively. The throughput achieves 176.48 Mbps when using hardware accelerator.
Keywords :
"Multicore processing","Hardware","Software","Encryption","Throughput","Parallel processing","Application specific integrated circuits"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7517001