DocumentCode :
3781248
Title :
A 1-V 23-μW 88-dB DR Sigma-Delta ADC for high-accuracy and low-power applications
Author :
Long Zhao;Chenxi Deng;Hongming Chen;Guan Wang;Yuhua Cheng
Author_Institution :
Shanghai Research Institute of Microelectronics, Peking University, Shanghai 201203, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A 1-V 23-μW Sigma-Delta ADC for high-accuracy and low-power applications is presented in a standard 0.18-μm CMOS technology. To achieve high accuracy with low power consumption in low voltage environment, the proposed modulator is implemented with a 1-bit 3rd-order topology, in which the input-feedforward structure and switched-opamp technique are combined. Meanwhile, a pseudo RAM architecture is proposed for the decimation filter. The ADC achieves 88-dB DR over a 300-Hz bandwidth with an OSR of 128, while it consumes 23μW and occupies 0.69mm2.
Keywords :
"Modulation","Sigma-delta modulation","Finite impulse response filters","Random access memory","Power demand","Adders","Switches"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517011
Filename :
7517011
Link To Document :
بازگشت