DocumentCode :
3781264
Title :
A low power TDC with 0.5ps resolution for ADPLL in 40nm CMOS
Author :
Xusong Liu;Lei Ma;Junhui Xiang;Na Yan;Haolv Xie;Xiaowei Cai
Author_Institution :
State Key Lab. of ASIC and System, Dept. of Microelectronics, Fudan University
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
A low power time-to-digital converter (TDC) with high resolution is presented in this paper. The TDC employs a digital-to-time converter (DTC) to reduce the dynamic range based on a phase-prediction technique. A snapshot circuit is used to reduce the sampling rate from digitally-controlled oscillator (DCO) frequency to reference frequency, thus greatly saving power. In addition, the proposed digital architecture adopts a time-amplifier based TDC (TA-TDC) to achieve high resolution. The proposed TDC is implemented in SMIC 40nm CMOS. Simulation results show that it can achieve a resolution about 0.5ps while totally consuming only 163uW.
Keywords :
"Dynamic range","Delays","CMOS integrated circuits","Simulation","Clocks","Inverters","Solid state circuits"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517035
Filename :
7517035
Link To Document :
بازگشت